/* Copyright 2016 Advanced Micro Devices, Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: AMD *
*/
//Used to resolve corner case #define TF2_SF(reg_name, field_name, post_fix)\
.field_name = reg_name ## _ ## field_name ## post_fix
#define TF_REG_LIST_DCN(id) \
SRI(CM_GAMUT_REMAP_CONTROL, CM, id),\
SRI(CM_GAMUT_REMAP_C11_C12, CM, id),\
SRI(CM_GAMUT_REMAP_C13_C14, CM, id),\
SRI(CM_GAMUT_REMAP_C21_C22, CM, id),\
SRI(CM_GAMUT_REMAP_C23_C24, CM, id),\
SRI(CM_GAMUT_REMAP_C31_C32, CM, id),\
SRI(CM_GAMUT_REMAP_C33_C34, CM, id),\
SRI(DSCL_EXT_OVERSCAN_LEFT_RIGHT, DSCL, id), \
SRI(DSCL_EXT_OVERSCAN_TOP_BOTTOM, DSCL, id), \
SRI(DSCL_MEM_PWR_STATUS, DSCL, id), \
SRI(DSCL_MEM_PWR_CTRL, DSCL, id), \
SRI(OTG_H_BLANK, DSCL, id), \
SRI(OTG_V_BLANK, DSCL, id), \
SRI(SCL_MODE, DSCL, id), \
SRI(LB_DATA_FORMAT, DSCL, id), \
SRI(LB_MEMORY_CTRL, DSCL, id), \
SRI(DSCL_AUTOCAL, DSCL, id), \
SRI(DSCL_CONTROL, DSCL, id), \
SRI(SCL_BLACK_OFFSET, DSCL, id), \
SRI(SCL_TAP_CONTROL, DSCL, id), \
SRI(SCL_COEF_RAM_TAP_SELECT, DSCL, id), \
SRI(SCL_COEF_RAM_TAP_DATA, DSCL, id), \
SRI(DSCL_2TAP_CONTROL, DSCL, id), \
SRI(MPC_SIZE, DSCL, id), \
SRI(SCL_HORZ_FILTER_SCALE_RATIO, DSCL, id), \
SRI(SCL_VERT_FILTER_SCALE_RATIO, DSCL, id), \
SRI(SCL_HORZ_FILTER_SCALE_RATIO_C, DSCL, id), \
SRI(SCL_VERT_FILTER_SCALE_RATIO_C, DSCL, id), \
SRI(SCL_HORZ_FILTER_INIT, DSCL, id), \
SRI(SCL_HORZ_FILTER_INIT_C, DSCL, id), \
SRI(SCL_VERT_FILTER_INIT, DSCL, id), \
SRI(SCL_VERT_FILTER_INIT_BOT, DSCL, id), \
SRI(SCL_VERT_FILTER_INIT_C, DSCL, id), \
SRI(SCL_VERT_FILTER_INIT_BOT_C, DSCL, id), \
SRI(RECOUT_START, DSCL, id), \
SRI(RECOUT_SIZE, DSCL, id), \
SRI(CM_ICSC_CONTROL, CM, id), \
SRI(CM_ICSC_C11_C12, CM, id), \
SRI(CM_ICSC_C33_C34, CM, id), \
SRI(CM_DGAM_RAMB_START_CNTL_B, CM, id), \
SRI(CM_DGAM_RAMB_START_CNTL_G, CM, id), \
SRI(CM_DGAM_RAMB_START_CNTL_R, CM, id), \
SRI(CM_DGAM_RAMB_SLOPE_CNTL_B, CM, id), \
SRI(CM_DGAM_RAMB_SLOPE_CNTL_G, CM, id), \
SRI(CM_DGAM_RAMB_SLOPE_CNTL_R, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL1_B, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL2_B, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL1_G, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL2_G, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL1_R, CM, id), \
SRI(CM_DGAM_RAMB_END_CNTL2_R, CM, id), \
SRI(CM_DGAM_RAMB_REGION_0_1, CM, id), \
SRI(CM_DGAM_RAMB_REGION_14_15, CM, id), \
SRI(CM_DGAM_RAMA_START_CNTL_B, CM, id), \
SRI(CM_DGAM_RAMA_START_CNTL_G, CM, id), \
SRI(CM_DGAM_RAMA_START_CNTL_R, CM, id), \
SRI(CM_DGAM_RAMA_SLOPE_CNTL_B, CM, id), \
SRI(CM_DGAM_RAMA_SLOPE_CNTL_G, CM, id), \
SRI(CM_DGAM_RAMA_SLOPE_CNTL_R, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL1_B, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL2_B, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL1_G, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL2_G, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL1_R, CM, id), \
SRI(CM_DGAM_RAMA_END_CNTL2_R, CM, id), \
SRI(CM_DGAM_RAMA_REGION_0_1, CM, id), \
SRI(CM_DGAM_RAMA_REGION_14_15, CM, id), \
SRI(CM_MEM_PWR_CTRL, CM, id), \
SRI(CM_DGAM_LUT_WRITE_EN_MASK, CM, id), \
SRI(CM_DGAM_LUT_INDEX, CM, id), \
SRI(CM_DGAM_LUT_DATA, CM, id), \
SRI(CM_CONTROL, CM, id), \
SRI(CM_DGAM_CONTROL, CM, id), \
SRI(CM_TEST_DEBUG_INDEX, CM, id), \
SRI(CM_TEST_DEBUG_DATA, CM, id), \
SRI(FORMAT_CONTROL, CNVC_CFG, id), \
SRI(CNVC_SURFACE_PIXEL_FORMAT, CNVC_CFG, id), \
SRI(CURSOR0_CONTROL, CNVC_CUR, id), \
SRI(CURSOR0_COLOR0, CNVC_CUR, id), \
SRI(CURSOR0_COLOR1, CNVC_CUR, id), \
SRI(CURSOR0_FP_SCALE_BIAS, CNVC_CUR, id), \
SRI(DPP_CONTROL, DPP_TOP, id), \
SRI(CM_HDR_MULT_COEF, CM, id)
#define TF_REG_LIST_DCN10(id) \
TF_REG_LIST_DCN(id), \
SRI(CM_COMA_C11_C12, CM, id),\
SRI(CM_COMA_C33_C34, CM, id),\
SRI(CM_COMB_C11_C12, CM, id),\
SRI(CM_COMB_C33_C34, CM, id),\
SRI(CM_OCSC_CONTROL, CM, id), \
SRI(CM_OCSC_C11_C12, CM, id), \
SRI(CM_OCSC_C33_C34, CM, id), \
SRI(CM_BNS_VALUES_R, CM, id), \
SRI(CM_BNS_VALUES_G, CM, id), \
SRI(CM_BNS_VALUES_B, CM, id), \
SRI(CM_MEM_PWR_CTRL, CM, id), \
SRI(CM_RGAM_LUT_DATA, CM, id), \
SRI(CM_RGAM_LUT_WRITE_EN_MASK, CM, id),\
SRI(CM_RGAM_LUT_INDEX, CM, id), \
SRI(CM_RGAM_RAMB_START_CNTL_B, CM, id), \
SRI(CM_RGAM_RAMB_START_CNTL_G, CM, id), \
SRI(CM_RGAM_RAMB_START_CNTL_R, CM, id), \
SRI(CM_RGAM_RAMB_SLOPE_CNTL_B, CM, id), \
SRI(CM_RGAM_RAMB_SLOPE_CNTL_G, CM, id), \
SRI(CM_RGAM_RAMB_SLOPE_CNTL_R, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL1_B, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL2_B, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL1_G, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL2_G, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL1_R, CM, id), \
SRI(CM_RGAM_RAMB_END_CNTL2_R, CM, id), \
SRI(CM_RGAM_RAMB_REGION_0_1, CM, id), \
SRI(CM_RGAM_RAMB_REGION_32_33, CM, id), \
SRI(CM_RGAM_RAMA_START_CNTL_B, CM, id), \
SRI(CM_RGAM_RAMA_START_CNTL_G, CM, id), \
SRI(CM_RGAM_RAMA_START_CNTL_R, CM, id), \
SRI(CM_RGAM_RAMA_SLOPE_CNTL_B, CM, id), \
SRI(CM_RGAM_RAMA_SLOPE_CNTL_G, CM, id), \
SRI(CM_RGAM_RAMA_SLOPE_CNTL_R, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL1_B, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL2_B, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL1_G, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL2_G, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL1_R, CM, id), \
SRI(CM_RGAM_RAMA_END_CNTL2_R, CM, id), \
SRI(CM_RGAM_RAMA_REGION_0_1, CM, id), \
SRI(CM_RGAM_RAMA_REGION_32_33, CM, id), \
SRI(CM_RGAM_CONTROL, CM, id), \
SRI(CM_IGAM_CONTROL, CM, id), \
SRI(CM_IGAM_LUT_RW_CONTROL, CM, id), \
SRI(CM_IGAM_LUT_RW_INDEX, CM, id), \
SRI(CM_IGAM_LUT_SEQ_COLOR, CM, id), \
SRI(CURSOR_CONTROL, CURSOR, id), \
SRI(CM_CMOUT_CONTROL, CM, id)
register :ID9_CM_STATUS do implement_ref :cm map to: :cmdebugind, at: j width 32 disclosure NEVER
field :ID9_VUPDATE_CFG, [0], R field :ID9_IGAM_LUT_MODE, [2..1], R field :ID9_BNS_BYPASS, [3], R field :ID9_ICSC_MODE, [5..4], R field :ID9_DGAM_LUT_MODE, [8..6], R field :ID9_HDR_BYPASS, [9], R field :ID9_GAMUT_REMAP_MODE, [11..10], R field :ID9_RGAM_LUT_MODE, [14..12], R #1 free bit field :ID9_OCSC_MODE, [18..16], R field :ID9_DENORM_MODE, [21..19], R field :ID9_ROUND_TRUNC_MODE, [25..22], R field :ID9_DITHER_EN, [26], R field :ID9_DITHER_MODE, [28..27], R end
*/
#define TF_REG_FIELD_LIST(type) \
type EXT_OVERSCAN_LEFT; \
type EXT_OVERSCAN_RIGHT; \
type EXT_OVERSCAN_BOTTOM; \
type EXT_OVERSCAN_TOP; \
type OTG_H_BLANK_START; \
type OTG_H_BLANK_END; \
type OTG_V_BLANK_START; \
type OTG_V_BLANK_END; \
type PIXEL_DEPTH; \
type PIXEL_EXPAN_MODE; \
type PIXEL_REDUCE_MODE; \
type DYNAMIC_PIXEL_DEPTH; \
type DITHER_EN; \
type INTERLEAVE_EN; \
type LB_DATA_FORMAT__ALPHA_EN; \
type MEMORY_CONFIG; \
type LB_MAX_PARTITIONS; \
type AUTOCAL_MODE; \
type AUTOCAL_NUM_PIPE; \
type AUTOCAL_PIPE_ID; \
type SCL_BOUNDARY_MODE; \
type SCL_BLACK_OFFSET_RGB_Y; \
type SCL_BLACK_OFFSET_CBCR; \
type SCL_V_NUM_TAPS; \
type SCL_H_NUM_TAPS; \
type SCL_V_NUM_TAPS_C; \
type SCL_H_NUM_TAPS_C; \
type SCL_COEF_RAM_TAP_PAIR_IDX; \
type SCL_COEF_RAM_PHASE; \
type SCL_COEF_RAM_FILTER_TYPE; \
type SCL_COEF_RAM_EVEN_TAP_COEF; \
type SCL_COEF_RAM_EVEN_TAP_COEF_EN; \
type SCL_COEF_RAM_ODD_TAP_COEF; \
type SCL_COEF_RAM_ODD_TAP_COEF_EN; \
type SCL_H_2TAP_HARDCODE_COEF_EN; \
type SCL_H_2TAP_SHARP_EN; \
type SCL_H_2TAP_SHARP_FACTOR; \
type SCL_V_2TAP_HARDCODE_COEF_EN; \
type SCL_V_2TAP_SHARP_EN; \
type SCL_V_2TAP_SHARP_FACTOR; \
type SCL_COEF_RAM_SELECT; \
type DSCL_MODE; \
type RECOUT_START_X; \
type RECOUT_START_Y; \
type RECOUT_WIDTH; \
type RECOUT_HEIGHT; \
type MPC_WIDTH; \
type MPC_HEIGHT; \
type SCL_H_SCALE_RATIO; \
type SCL_V_SCALE_RATIO; \
type SCL_H_SCALE_RATIO_C; \
type SCL_V_SCALE_RATIO_C; \
type SCL_H_INIT_FRAC; \
type SCL_H_INIT_INT; \
type SCL_H_INIT_FRAC_C; \
type SCL_H_INIT_INT_C; \
type SCL_V_INIT_FRAC; \
type SCL_V_INIT_INT; \
type SCL_V_INIT_FRAC_BOT; \
type SCL_V_INIT_INT_BOT; \
type SCL_V_INIT_FRAC_C; \
type SCL_V_INIT_INT_C; \
type SCL_V_INIT_FRAC_BOT_C; \
type SCL_V_INIT_INT_BOT_C; \
type SCL_CHROMA_COEF_MODE; \
type SCL_COEF_RAM_SELECT_CURRENT; \
type LUT_MEM_PWR_FORCE; \
type LUT_MEM_PWR_STATE; \
type CM_GAMUT_REMAP_MODE; \
type CM_GAMUT_REMAP_C11; \
type CM_GAMUT_REMAP_C12; \
type CM_GAMUT_REMAP_C13; \
type CM_GAMUT_REMAP_C14; \
type CM_GAMUT_REMAP_C21; \
type CM_GAMUT_REMAP_C22; \
type CM_GAMUT_REMAP_C23; \
type CM_GAMUT_REMAP_C24; \
type CM_GAMUT_REMAP_C31; \
type CM_GAMUT_REMAP_C32; \
type CM_GAMUT_REMAP_C33; \
type CM_GAMUT_REMAP_C34; \
type CM_COMA_C11; \
type CM_COMA_C12; \
type CM_COMA_C33; \
type CM_COMA_C34; \
type CM_COMB_C11; \
type CM_COMB_C12; \
type CM_COMB_C33; \
type CM_COMB_C34; \
type CM_OCSC_MODE; \
type CM_OCSC_C11; \
type CM_OCSC_C12; \
type CM_OCSC_C33; \
type CM_OCSC_C34; \
type RGAM_MEM_PWR_FORCE; \
type CM_RGAM_LUT_DATA; \
type CM_RGAM_LUT_WRITE_EN_MASK; \
type CM_RGAM_LUT_WRITE_SEL; \
type CM_RGAM_LUT_INDEX; \
type CM_RGAM_RAMB_EXP_REGION_START_B; \
type CM_RGAM_RAMB_EXP_REGION_START_SEGMENT_B; \
type CM_RGAM_RAMB_EXP_REGION_START_G; \
type CM_RGAM_RAMB_EXP_REGION_START_SEGMENT_G; \
type CM_RGAM_RAMB_EXP_REGION_START_R; \
type CM_RGAM_RAMB_EXP_REGION_START_SEGMENT_R; \
type CM_RGAM_RAMB_EXP_REGION_LINEAR_SLOPE_B; \
type CM_RGAM_RAMB_EXP_REGION_LINEAR_SLOPE_G; \
type CM_RGAM_RAMB_EXP_REGION_LINEAR_SLOPE_R; \
type CM_RGAM_RAMB_EXP_REGION_END_B; \
type CM_RGAM_RAMB_EXP_REGION_END_SLOPE_B; \
type CM_RGAM_RAMB_EXP_REGION_END_BASE_B; \
type CM_RGAM_RAMB_EXP_REGION_END_G; \
type CM_RGAM_RAMB_EXP_REGION_END_SLOPE_G; \
type CM_RGAM_RAMB_EXP_REGION_END_BASE_G; \
type CM_RGAM_RAMB_EXP_REGION_END_R; \
type CM_RGAM_RAMB_EXP_REGION_END_SLOPE_R; \
type CM_RGAM_RAMB_EXP_REGION_END_BASE_R; \
type CM_RGAM_RAMB_EXP_REGION0_LUT_OFFSET; \
type CM_RGAM_RAMB_EXP_REGION0_NUM_SEGMENTS; \
type CM_RGAM_RAMB_EXP_REGION1_LUT_OFFSET; \
type CM_RGAM_RAMB_EXP_REGION1_NUM_SEGMENTS; \
type CM_RGAM_RAMB_EXP_REGION32_LUT_OFFSET; \
type CM_RGAM_RAMB_EXP_REGION32_NUM_SEGMENTS; \
type CM_RGAM_RAMB_EXP_REGION33_LUT_OFFSET; \
type CM_RGAM_RAMB_EXP_REGION33_NUM_SEGMENTS; \
type CM_RGAM_RAMA_EXP_REGION_START_B; \
type CM_RGAM_RAMA_EXP_REGION_START_SEGMENT_B; \
type CM_RGAM_RAMA_EXP_REGION_START_G; \
type CM_RGAM_RAMA_EXP_REGION_START_SEGMENT_G; \
type CM_RGAM_RAMA_EXP_REGION_START_R; \
type CM_RGAM_RAMA_EXP_REGION_START_SEGMENT_R; \
type CM_RGAM_RAMA_EXP_REGION_LINEAR_SLOPE_B; \
type CM_RGAM_RAMA_EXP_REGION_LINEAR_SLOPE_G; \
type CM_RGAM_RAMA_EXP_REGION_LINEAR_SLOPE_R; \
type CM_RGAM_RAMA_EXP_REGION_END_B; \
type CM_RGAM_RAMA_EXP_REGION_END_SLOPE_B; \
type CM_RGAM_RAMA_EXP_REGION_END_BASE_B; \
type CM_RGAM_RAMA_EXP_REGION_END_G; \
type CM_RGAM_RAMA_EXP_REGION_END_SLOPE_G; \
type CM_RGAM_RAMA_EXP_REGION_END_BASE_G; \
type CM_RGAM_RAMA_EXP_REGION_END_R; \
type CM_RGAM_RAMA_EXP_REGION_END_SLOPE_R; \
type CM_RGAM_RAMA_EXP_REGION_END_BASE_R; \
type CM_RGAM_RAMA_EXP_REGION0_LUT_OFFSET; \
type CM_RGAM_RAMA_EXP_REGION0_NUM_SEGMENTS; \
type CM_RGAM_RAMA_EXP_REGION1_LUT_OFFSET; \
type CM_RGAM_RAMA_EXP_REGION1_NUM_SEGMENTS; \
type CM_RGAM_RAMA_EXP_REGION32_LUT_OFFSET; \
type CM_RGAM_RAMA_EXP_REGION32_NUM_SEGMENTS; \
type CM_RGAM_RAMA_EXP_REGION33_LUT_OFFSET; \
type CM_RGAM_RAMA_EXP_REGION33_NUM_SEGMENTS; \
type CM_RGAM_LUT_MODE; \
type CM_CMOUT_ROUND_TRUNC_MODE; \
type CM_BLNDGAM_LUT_MODE; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_SEGMENT_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_SEGMENT_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_R; \
type CM_BLNDGAM_RAMB_EXP_REGION_START_SEGMENT_R; \
type CM_BLNDGAM_RAMB_EXP_REGION_LINEAR_SLOPE_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_LINEAR_SLOPE_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_LINEAR_SLOPE_R; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_SLOPE_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_BASE_B; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_SLOPE_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_BASE_G; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_R; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_SLOPE_R; \
type CM_BLNDGAM_RAMB_EXP_REGION_END_BASE_R; \
type CM_BLNDGAM_RAMB_EXP_REGION0_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION0_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION1_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION1_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION2_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION2_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION3_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION3_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION4_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION4_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION5_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION5_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION6_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION6_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION7_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION7_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION8_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION8_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION9_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION9_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION10_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION10_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION11_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION11_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION12_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION12_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION13_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION13_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION14_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION14_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION15_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION15_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION16_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION16_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION17_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION17_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION18_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION18_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION19_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION19_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION20_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION20_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION21_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION21_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION22_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION22_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION23_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION23_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION24_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION24_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION25_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION25_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION26_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION26_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION27_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION27_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION28_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION28_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION29_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION29_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION30_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION30_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION31_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION31_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION32_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION32_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMB_EXP_REGION33_LUT_OFFSET; \
type CM_BLNDGAM_RAMB_EXP_REGION33_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_SEGMENT_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_SEGMENT_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_R; \
type CM_BLNDGAM_RAMA_EXP_REGION_START_SEGMENT_R; \
type CM_BLNDGAM_RAMA_EXP_REGION_LINEAR_SLOPE_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_LINEAR_SLOPE_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_LINEAR_SLOPE_R; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_SLOPE_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_BASE_B; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_SLOPE_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_BASE_G; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_R; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_SLOPE_R; \
type CM_BLNDGAM_RAMA_EXP_REGION_END_BASE_R; \
type CM_BLNDGAM_RAMA_EXP_REGION0_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION0_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION1_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION1_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION2_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION2_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION3_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION3_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION4_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION4_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION5_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION5_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION6_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION6_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION7_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION7_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION8_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION8_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION9_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION9_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION10_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION10_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION11_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION11_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION12_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION12_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION13_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION13_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION14_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION14_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION15_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION15_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION16_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION16_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION17_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION17_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION18_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION18_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION19_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION19_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION20_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION20_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION21_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION21_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION22_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION22_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION23_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION23_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION24_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION24_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION25_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION25_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION26_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION26_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION27_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION27_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION28_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION28_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION29_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION29_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION30_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION30_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION31_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION31_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION32_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION32_NUM_SEGMENTS; \
type CM_BLNDGAM_RAMA_EXP_REGION33_LUT_OFFSET; \
type CM_BLNDGAM_RAMA_EXP_REGION33_NUM_SEGMENTS; \
type CM_BLNDGAM_LUT_WRITE_EN_MASK; \
type CM_BLNDGAM_LUT_WRITE_SEL; \
type CM_BLNDGAM_CONFIG_STATUS; \
type CM_BLNDGAM_LUT_INDEX; \
type BLNDGAM_MEM_PWR_FORCE; \
type CM_3DLUT_MODE; \
type CM_3DLUT_SIZE; \
type CM_3DLUT_INDEX; \
type CM_3DLUT_DATA0; \
type CM_3DLUT_DATA1; \
type CM_3DLUT_DATA_30BIT; \
type CM_3DLUT_WRITE_EN_MASK; \
type CM_3DLUT_RAM_SEL; \
type CM_3DLUT_30BIT_EN; \
type CM_3DLUT_CONFIG_STATUS; \
type CM_3DLUT_READ_SEL; \
type CM_SHAPER_LUT_MODE; \
type CM_SHAPER_RAMB_EXP_REGION_START_B; \
type CM_SHAPER_RAMB_EXP_REGION_START_SEGMENT_B; \
type CM_SHAPER_RAMB_EXP_REGION_START_G; \
type CM_SHAPER_RAMB_EXP_REGION_START_SEGMENT_G; \
type CM_SHAPER_RAMB_EXP_REGION_START_R; \
type CM_SHAPER_RAMB_EXP_REGION_START_SEGMENT_R; \
type CM_SHAPER_RAMB_EXP_REGION_END_B; \
type CM_SHAPER_RAMB_EXP_REGION_END_BASE_B; \
type CM_SHAPER_RAMB_EXP_REGION_END_G; \
type CM_SHAPER_RAMB_EXP_REGION_END_BASE_G; \
type CM_SHAPER_RAMB_EXP_REGION_END_R; \
type CM_SHAPER_RAMB_EXP_REGION_END_BASE_R; \
type CM_SHAPER_RAMB_EXP_REGION0_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION0_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION1_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION1_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION2_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION2_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION3_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION3_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION4_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION4_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION5_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION5_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION6_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION6_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION7_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION7_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION8_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION8_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION9_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION9_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION10_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION10_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION11_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION11_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION12_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION12_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION13_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION13_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION14_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION14_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION15_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION15_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION16_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION16_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION17_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION17_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION18_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION18_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION19_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION19_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION20_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION20_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION21_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION21_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION22_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION22_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION23_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION23_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION24_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION24_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION25_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION25_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION26_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION26_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION27_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION27_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION28_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION28_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION29_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION29_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION30_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION30_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION31_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION31_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION32_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION32_NUM_SEGMENTS; \
type CM_SHAPER_RAMB_EXP_REGION33_LUT_OFFSET; \
type CM_SHAPER_RAMB_EXP_REGION33_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION_START_B; \
type CM_SHAPER_RAMA_EXP_REGION_START_SEGMENT_B; \
type CM_SHAPER_RAMA_EXP_REGION_START_G; \
type CM_SHAPER_RAMA_EXP_REGION_START_SEGMENT_G; \
type CM_SHAPER_RAMA_EXP_REGION_START_R; \
type CM_SHAPER_RAMA_EXP_REGION_START_SEGMENT_R; \
type CM_SHAPER_RAMA_EXP_REGION_END_B; \
type CM_SHAPER_RAMA_EXP_REGION_END_BASE_B; \
type CM_SHAPER_RAMA_EXP_REGION_END_G; \
type CM_SHAPER_RAMA_EXP_REGION_END_BASE_G; \
type CM_SHAPER_RAMA_EXP_REGION_END_R; \
type CM_SHAPER_RAMA_EXP_REGION_END_BASE_R; \
type CM_SHAPER_RAMA_EXP_REGION0_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION0_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION1_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION1_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION2_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION2_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION3_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION3_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION4_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION4_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION5_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION5_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION6_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION6_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION7_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION7_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION8_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION8_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION9_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION9_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION10_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION10_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION11_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION11_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION12_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION12_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION13_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION13_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION14_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION14_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION15_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION15_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION16_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION16_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION17_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION17_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION18_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION18_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION19_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION19_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION20_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION20_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION21_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION21_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION22_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION22_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION23_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION23_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION24_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION24_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION25_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION25_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION26_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION26_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION27_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION27_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION28_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION28_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION29_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION29_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION30_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION30_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION31_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION31_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION32_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION32_NUM_SEGMENTS; \
type CM_SHAPER_RAMA_EXP_REGION33_LUT_OFFSET; \
type CM_SHAPER_RAMA_EXP_REGION33_NUM_SEGMENTS; \
type CM_SHAPER_LUT_WRITE_EN_MASK; \
type CM_SHAPER_CONFIG_STATUS; \
type CM_SHAPER_LUT_WRITE_SEL; \
type CM_SHAPER_LUT_INDEX; \
type CM_SHAPER_LUT_DATA; \
type CM_DGAM_CONFIG_STATUS; \
type CM_ICSC_MODE; \
type CM_ICSC_C11; \
type CM_ICSC_C12; \
type CM_ICSC_C33; \
type CM_ICSC_C34; \
type CM_BNS_BIAS_R; \
type CM_BNS_BIAS_G; \
type CM_BNS_BIAS_B; \
type CM_BNS_SCALE_R; \
type CM_BNS_SCALE_G; \
type CM_BNS_SCALE_B; \
type CM_DGAM_RAMB_EXP_REGION_START_B; \
type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_B; \
type CM_DGAM_RAMB_EXP_REGION_START_G; \
type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_G; \
type CM_DGAM_RAMB_EXP_REGION_START_R; \
type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_R; \
type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_B; \
type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_G; \
type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_R; \
type CM_DGAM_RAMB_EXP_REGION_END_B; \
type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_B; \
type CM_DGAM_RAMB_EXP_REGION_END_BASE_B; \
type CM_DGAM_RAMB_EXP_REGION_END_G; \
type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_G; \
type CM_DGAM_RAMB_EXP_REGION_END_BASE_G; \
type CM_DGAM_RAMB_EXP_REGION_END_R; \
type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_R; \
type CM_DGAM_RAMB_EXP_REGION_END_BASE_R; \
type CM_DGAM_RAMB_EXP_REGION0_LUT_OFFSET; \
type CM_DGAM_RAMB_EXP_REGION0_NUM_SEGMENTS; \
type CM_DGAM_RAMB_EXP_REGION1_LUT_OFFSET; \
type CM_DGAM_RAMB_EXP_REGION1_NUM_SEGMENTS; \
type CM_DGAM_RAMB_EXP_REGION14_LUT_OFFSET; \
type CM_DGAM_RAMB_EXP_REGION14_NUM_SEGMENTS; \
type CM_DGAM_RAMB_EXP_REGION15_LUT_OFFSET; \
type CM_DGAM_RAMB_EXP_REGION15_NUM_SEGMENTS; \
type CM_DGAM_RAMA_EXP_REGION_START_B; \
type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_B; \
type CM_DGAM_RAMA_EXP_REGION_START_G; \
type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_G; \
type CM_DGAM_RAMA_EXP_REGION_START_R; \
type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_R; \
type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_B; \
type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_G; \
type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_R; \
type CM_DGAM_RAMA_EXP_REGION_END_B; \
type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_B; \
type CM_DGAM_RAMA_EXP_REGION_END_BASE_B; \
type CM_DGAM_RAMA_EXP_REGION_END_G; \
type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_G; \
type CM_DGAM_RAMA_EXP_REGION_END_BASE_G; \
type CM_DGAM_RAMA_EXP_REGION_END_R; \
type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_R; \
type CM_DGAM_RAMA_EXP_REGION_END_BASE_R; \
type CM_DGAM_RAMA_EXP_REGION0_LUT_OFFSET; \
type CM_DGAM_RAMA_EXP_REGION0_NUM_SEGMENTS; \
type CM_DGAM_RAMA_EXP_REGION1_LUT_OFFSET; \
type CM_DGAM_RAMA_EXP_REGION1_NUM_SEGMENTS; \
type CM_DGAM_RAMA_EXP_REGION14_LUT_OFFSET; \
type CM_DGAM_RAMA_EXP_REGION14_NUM_SEGMENTS; \
type CM_DGAM_RAMA_EXP_REGION15_LUT_OFFSET; \
type CM_DGAM_RAMA_EXP_REGION15_NUM_SEGMENTS; \
type SHARED_MEM_PWR_DIS; \
type CM_IGAM_LUT_FORMAT_R; \
type CM_IGAM_LUT_FORMAT_G; \
type CM_IGAM_LUT_FORMAT_B; \
type CM_IGAM_LUT_HOST_EN; \
type CM_IGAM_LUT_RW_MODE; \
type CM_IGAM_LUT_WRITE_EN_MASK; \
type CM_IGAM_LUT_SEL; \
type CM_IGAM_LUT_SEQ_COLOR; \
type CM_IGAM_DGAM_CONFIG_STATUS; \
type CM_DGAM_LUT_WRITE_EN_MASK; \
type CM_DGAM_LUT_WRITE_SEL; \
type CM_DGAM_LUT_INDEX; \
type CM_DGAM_LUT_DATA; \
type CM_DGAM_LUT_MODE; \
type CM_IGAM_LUT_MODE; \
type CM_IGAM_INPUT_FORMAT; \
type CM_IGAM_LUT_RW_INDEX; \
type CM_BYPASS_EN; \
type FORMAT_EXPANSION_MODE; \
type CNVC_BYPASS; \
type OUTPUT_FP; \
type CNVC_SURFACE_PIXEL_FORMAT; \
type CURSOR_MODE; \
type CURSOR_PITCH; \
type CURSOR_LINES_PER_CHUNK; \
type CURSOR_ENABLE; \
type CUR0_MODE; \
type CUR0_EXPANSION_MODE; \
type CUR0_ENABLE; \
type CM_BYPASS; \
type CM_TEST_DEBUG_INDEX; \
type CM_TEST_DEBUG_DATA_ID9_ICSC_MODE; \
type CM_TEST_DEBUG_DATA_ID9_OCSC_MODE;\
type FORMAT_CONTROL__ALPHA_EN; \
type CUR0_COLOR0; \
type CUR0_COLOR1; \
type DPPCLK_RATE_CONTROL; \
type DPP_CLOCK_ENABLE; \
type CM_HDR_MULT_COEF; \
type CUR0_FP_BIAS; \
type CUR0_FP_SCALE;\
type DISPCLK_R_GATE_DISABLE;
Die Informationen auf dieser Webseite wurden
nach bestem Wissen sorgfältig zusammengestellt. Es wird jedoch weder Vollständigkeit, noch Richtigkeit,
noch Qualität der bereit gestellten Informationen zugesichert.
Bemerkung:
Die farbliche Syntaxdarstellung und die Messung sind noch experimentell.